Cadence Sigrity 2016 version 16.00.002 | 3.0 Gb
Cadence Design Systems, Inc., announced the availability of the Sigrity 2016 technology portfolio, which improves product creation time with an enhanced PCB design and analysis methodology that is ideal for multi-gigabit interfaces.
To speed up the qualification of a physical design for the USB Implementers Forum (USB-IF) compliance test, the Cadence Sigrity technology portfolio includes automated support for IBIS-AMI model creation, fast and accurate channel model extraction using multiple field solvers, and an automated power-aware signal integrity analysis report to validate a virtual USB 3.1 channel. These technologies, when used together, can shave weeks off the design process.
Previously, IBIS-AMI model creation has been a manual process. The Sigrity 2016 technology portfolio now leverages validated equalization algorithms used by the Cadence Design IP SerDes PHY team and provides an automated methodology for combining, paramaterizing and compiling the algorithms into an executable model. This can increase the pool of engineers capable of efficiently developing SerDes I/O models.
The new "cut and stitch" technology features the ability to create accurate channel models ten times faster by using a mix of hybrid and 3D full-wave field solvers. With minimal manual intervention, the serial link channel can be divided into sections, solved for and automatically stitched together into a single interconnect model. The rapid model extraction technique enables engineers to trade-off various signal routing and layer transition strategies and still meet demanding time-to-market requirements.
Other capabilities that have been enhanced in the portfolio are:
- New quasi-static 3D field solver integrated with 3D full wave and hybrid solver technology available for both IC package and PCB analysis
- Electrical Performance Assessment integrated directly into the IC Package Designer's layout environment
- Optimized decoupling capacitor schemes updated to Allegro PCB layout
- Improved Power Integrity analysis methodology for PCB designers
More info: http://www.cadence.com/whatsnew
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry.
Name: Cadence Sigrity
Version: (64bit) 2016 version 16.00.002
OS: Windows 7 all versions (64bit); Windows 8 (64bit) (All service packs); Windows 10 (64bit); Windows 2008 Server R2; Windows 2012 Server (All service packs)
System Requirements: Install Cadence SPB 16.6 or a later release*
Size: 3.0 Gb
*You can run the Allegro–Sigrity flow tools from either the Cadence Sigrity 2016 hierarchy or from the Cadence SPB 16.6 or later hierarchies. For the tools to run in the flow, the location of the SPB 16.0 or later hierarchy must be known to Sigrity 2016, if you are calling the tool from the Sigrity hierarchy, and vice versa.